# PID Controller Design for Fractional-Order Systems with Time Delays

Hitay Özbay<sup>a</sup>, Catherine Bonnet<sup>b</sup> and André Fioravanti<sup>b</sup>
<sup>a</sup> Dept. of Electrial and Electronics Eng., Bilkent University, Bilkent 06800, Ankara, Turkey.
<sup>b</sup> INRIA Paris-Rocquencourt, Domaine de Voluceau, B.P. 105, 78153 Le Chesnay Cedex, France
hitay@bilkent.edu.tr, {Catherine.Bonnet, Andre.Fioravanti}@inria.fr

**Keywords:** Fractional Order Systems, Time Delay, PID Controller, Stability Analysis, Controller Synthesis.

#### Abstract

Classical  $\mathcal{H}_{\infty}$ -stabilizing PID controllers are designed for linear time invariant fractional systems and the effect of input-output time delay on the range of allowable controller parameters is investigated. The allowable PID controller parameters are determined from a small gain type of argument used earlier for finite dimensional plants.

## **1** Introduction

The analysis and control synthesis of fractional order systems have received an important attention in the last years due to its importance among various engineering applications. Many design procedures have been developed to deal with the design of fractional order controllers for both rational (finite dimensional) and fractional systems, e.g. [1, 2] just to be concise. Analogously, there exists many different PID controller design techniques for rational (finite dimensional) systems with delays, for example [3, 4, 5].

The main objective of this work is the design of *classical* PID controllers by extending the approach of [3] to fractional order systems with time delays.

## 2 Main Results

We consider systems represented by transfer functions of the form

$$P(s) = e^{-hs} \frac{G(s^{\alpha})}{s^{\alpha} - p} \tag{1}$$

where h > 0 is the input-output time delay,  $\alpha \in (0, 1)$  is the fractional order,  $p \ge 0$  is the location of the unstable pole of the plant and  $G(\omega)$  is a rational stable transfer function in the variable  $\omega = s^{\alpha}$  with  $G(p) \ne 0$  and  $G(0) \ne 0$ .

We consider the standart single input single output scheme, and our goal is to design a classical Proportional + Integral + Differential (PID) controller in the form

$$C(s) = K_p + \frac{K_i}{s} + K_d \frac{s}{\tau_d s + 1}$$
<sup>(2)</sup>

where  $K_p$ ,  $K_i$  and  $K_d$  are free parameters and  $\tau_d$  is an arbitrarily small positive real number making the controller proper.

As in [3], the design will be done in two steps, where first PD controllers are investigated and then the integral action is added. For their calculation, it will be used some arguments based on the small-gain principle.

The PID controller design method leads to optimization problems when we aim to maximize the range of the allowable parameters. Some of them can be solved by a one-dimensional numerical search.

The method is illustrated by means of a fully worked out example for the case where  $\alpha = 0.5$  and G(s) = 1.

#### References

- [1] C. Bonnet and J. R. Partington, "Stabilization of some fractional delay systems of neutral type", Automatica, vol. 43, (2007) pp. 2047–2053.
- [2] P. Lanusse, H. Benlaoukli, D. Nelson-Gruel and A. Oustaloup, "Fractionalorder control and interval analysis of SISO systems with time-delayed state", IET Control Theory Appl., vol. 2, (2008) pp. 12–23.
- [3] A. N. Gündeş, H. Özbay and A. B. Özgüler, "PID controller synthesis for a class of unstable MIMO plants with I/O delays", Automatica, vol. 43, No. 1, (2007) pp. 135–142.
- [4] C. Lin, Q.-G. Wang and T. H. Lee, "An improvement on multivariable PID controller design via iterative LMI approach", Automatica, vol. 40, (2004) pp. 519– 525
- [5] G. J. Silva, A. Datta, S. P. Bhattacharyya, "*PID controllers for Time-Delay Systems*", Birkhäuser, Boston, 2005.